Rishav Giri
Male
Kolkata
SDE Intern TCS
Heritage Institute of Technology Kolkata, West Bengal
Recent badges
Novice Badge
Novice Badge
Level
Novice
Points
75
Contest ratings
0
Problem solved
2
Solutions submitted
17
Education
Heritage Institute of Technology
Bachelor of Technology (B.Tech.) , Computer and Information Sciences, General
2016 - 2020
CGPA : 8.97
Vivekananda Mission School
XII , Science
2002 - 2016
Work experience
SDE Intern
TCS , Kolkata
Jun 2019 - Aug 2019 - (3 months)
Developed a responsive doctors' appointment scheduling web application using Mulesoft API Integration Platform(Anypoint Studio) and deployed it in CloudHub. Mentor: Mr. Arghya Munshi, TCS Cloud Operations Cluster
Content Writing Intern
GeeksforGeeks , Kolkata, West Bengal, India
Jan 2019 - May 2019 - (5 months)
Wrote and published articles regarding practical/theoretical computer science and recent trends in cyber technology
UI Designer and Content Writer
Skillmap Inc. , Gurugram, Haryana, India
Jun 2018 - Aug 2018 - (3 months)
Worked on front-end user interface and general website maintenance alongside maintaining the company blog.
Summer Intern:Science
Jagadish Bose National Science Talent Search Institute,Govt of India , Kolkata, West Bengal, India
Jan 2014 - Jan 2014 - (1 months)
Built/designed a prototype Scanning Tunnelling Microscope with maginification upto 2*10^5 times under the mentorship of Prof. (Dr.) Papiya Nandy and Dr.Abhijit Kar.
Projects
Handwritten Digit Recognition Using scikit-learn
Used scikit-learn library to do machine learning classification on the MNIST database of handwritten digits using various in-built classifier methods.
Mini projects: RSA Encrypting tool, Huffman Compression Tool
The encrypter tool encodes and decodes strings based on RSA algorithm. The Compression tool mainly uses Huffman coding to compress files by over 80%.
News Fetch
Collects/scrapes data from a given news website and displays according to headlines.
Ping-Pong Networks
A new 2d version of the online ping-pong game using client-server architecture /socket-programming of Java. under Prof. Anindita Kundu,HITK

Skills

Networking
data-structures
software testing life cycle
digital logic
operating systems
Data Science
Automation testing
oop
combinatorics
Mathematics
Cloud computing
database management
Security
android
binding
automation
Robotic process automation
Cyber Security
ui design
data binding
graph
web
data modeling
Python
Angularjs
Javaserver pages
Mongodb
CSS
scrapy
micro services
MySQL
software testing methodologies
Sql
soap
merge sort
WordPress
Rest api
mulesoft
bootstrap 3
PHP
agile development
.net mvc
.net
jupyter notebook
matrix-multiplication
general aptitude
Jdbc
verbal ability
mariadb
Logical reasoning
Game-theory
ms sql
ux design
JQuery
frontend
mobile applications
tex
web applications
user experience
Visual Basic
Greedy algorithms
VHDL
Machine Learning
windows
rdbms
graph theory
Linux
Algorithms
Unit Testing
VMware
load-testing
JavaScript
C#
C
hive
english writing
infrastructure-as-a-service
full stack
html5
Python 3
Java 8
encryption
servlets
Scrum
Database
java applets
java ee
C++
Publications
Through-Silicon Via Planning in 3-D Floorplanning
5 Apr, 2018
(Ongoing research): In this paper, we study floorplanning in 3-D integrated circuits (3D-ICs). Although literature is abundant on 3D-IC floorplanning, none of them consider the areas and positions of signal through-silicon vias (TSVs). In previous research, signal TSVs are viewed as points during the floorplanning stage. Ignoring the areas, positions and connections of signal TSVs, previous research estimates wirelength by measuring the half-perimeter wirelength of pins in a net only. Experimental results reveal that 29.7% of nets possess signal TSVs that cannot be put into the white space within the bounding boxes of pins. Moreover, the total wirelength is underestimated by 26.8% without considering the positions of signal TSVs. The considerable error in wirelength estimation severely degrades the optimality of the floorplan result. Therefore, in this paper, we will propose a two-stage 3-D fixed-outline floorplaning algorithm. Stage one simultaneously plans hard macros and TSV-blocks for wirelength reduction. Stage two improves the wirelength by reassigning signal TSVs. Experimental results show that stage one outperforms a post-processing TSV planning algorithm in successful rate by 57%. Compared to the post-processing TSV planning algorithm, the average wirelength of our result is shorter by 22.3%. In addition, stage two further reduces the wirelength by 3.45% without any area overhead.
Achievements
TECHGIG CODEWIZARDS
TECHGIG
Sep, 2019
3rd place among 15000+ participants.
HackWithInfy Qualifier
Infosys
Jun, 2019
Qualified all levels of HackWithInfy 2019.
IEMCON HACKATHON,3rd place
CODECHEF
Oct, 2019
Nasa Space Apps Challenge Qualifier
NASA
Sep, 2018
Top 10 in NASA Space Apps Challenge:created a weather-oriented recommendation/forecasting system.
NATIONAL CYBER OLYMPIAD
NSO
Gold medallist,City Rank-1